BLG 231E
From NANOxCOMP H2020 Project
(Difference between revisions)
(→Syllabus) |
(→Syllabus) |
||
Line 33: | Line 33: | ||
* Final Exam: '''40%''' | * Final Exam: '''40%''' | ||
|- | |- | ||
− | | <div style="font-size: 120%;"> ''' | + | | <div style="font-size: 120%;"> '''Textbook'''</div> |
|| | || | ||
− | * | + | * Wakerly, J. F. (2005). Digital Design Principles & Practices, 4th edition. Prentice Hall. |
− | + | ||
− | * | + | |- |
+ | | <div style="font-size: 120%;"> '''Reference Book'''</div> | ||
+ | || | ||
+ | * Roth Jr, C., & Kinney, L. (2013). Fundamentals of logic design. Cengage Learning. | ||
|- | |- | ||
| <div style="font-size: 120%;"> '''Policies'''</div> | | <div style="font-size: 120%;"> '''Policies'''</div> |
Revision as of 19:26, 7 September 2014
Contents |
Announcements
- Sept. 7th The class is given in the room 2104 (first floor), EEF.
Syllabus
BLG 231E: Digital Circuits, CRN: 11043, Tuesdays 13:30-16:30, Room: 2104 (EEF), Fall 2014.
Instructor
|
|
Teaching Assistant
|
Salih Vehbi Cömert
|
Grading
|
|
Textbook
|
|
Reference Book
|
|
Policies
|
|
Weekly Course Plan
Date
|
Topic
|
Week 1, 10/2/2014 | Introduction |
Week 2, 17/2/2014 | Devices for digital circuits and inverters |
Week 3, 24/2/2014 | NMOS/CMOS inverters & their static and dynamic behaviors |
Weeks 4, 3/3/2014 | Optimization of multiple-stage inverters and buffers |
Weeks 5, 10/3/2014 | Static logic gates |
Week 6, 17/3/2014 | Complex logic gates and their delays |
Weeks 7, 24/3/2014 | MIDTERM I |
Week 8, 31/3/2014 | Pass transistor logic |
Week 9, 7/4/2014 | Pass transistor logic & Dynamic logic gates |
Weeks 10, 14/4/2014 | Dynamic logic gates |
Week 11, 21/4/2014 | Flip-flops |
Week 12, 28/4/2014 | MIDTERM II |
Weeks 13, 5/5/2014 | Synchronization of digital circuits |
Weeks 14, 12/5/2014 | Semiconductor memories and gate arrays |
Course Materials
Homeworks & Solutions | Quizzes | Exams |
---|---|---|
Homework 1 & Solutions | Quiz 1 | Midterm 1 |
Homework 2 & Solutions | Quiz 2 | Midterm 2 |
Homework 3 |